<?xml version='1.0' encoding='UTF-8'?>
<OAI-PMH xmlns="http://www.openarchives.org/OAI/2.0/" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/ http://www.openarchives.org/OAI/2.0/OAI-PMH.xsd">
  <responseDate>2026-03-12T20:33:08Z</responseDate>
  <request verb="GetRecord" identifier="oai:hiroshima-cu.repo.nii.ac.jp:00001758" metadataPrefix="jpcoar_1.0">https://hiroshima-cu.repo.nii.ac.jp/oai</request>
  <GetRecord>
    <record>
      <header>
        <identifier>oai:hiroshima-cu.repo.nii.ac.jp:00001758</identifier>
        <datestamp>2023-07-25T10:33:07Z</datestamp>
        <setSpec>54:383:402</setSpec>
      </header>
      <metadata>
        <jpcoar:jpcoar xmlns:datacite="https://schema.datacite.org/meta/kernel-4/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:dcndl="http://ndl.go.jp/dcndl/terms/" xmlns:dcterms="http://purl.org/dc/terms/" xmlns:jpcoar="https://github.com/JPCOAR/schema/blob/master/1.0/" xmlns:oaire="http://namespace.openaire.eu/schema/oaire/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:rioxxterms="http://www.rioxx.net/schema/v2.0/rioxxterms/" xmlns:xs="http://www.w3.org/2001/XMLSchema" xmlns="https://github.com/JPCOAR/schema/blob/master/1.0/" xsi:schemaLocation="https://github.com/JPCOAR/schema/blob/master/1.0/jpcoar_scm.xsd">
          <dc:title>FDUMA共有メモリ・アーキテクチャにおけるバス・アービトレーション</dc:title>
          <dc:title xml:lang="en">Bus Arbitration for FDUMA Shared Memory Architecture</dc:title>
          <jpcoar:creator>
            <jpcoar:creatorName>森垣, 利彦</jpcoar:creatorName>
            <jpcoar:creatorName xml:lang="ja-Kana">モリガキ, トシヒコ</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName>弘中, 哲夫</jpcoar:creatorName>
            <jpcoar:creatorName xml:lang="ja-Kana">ヒロナカ, テツオ</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName>児島, 彰</jpcoar:creatorName>
            <jpcoar:creatorName xml:lang="ja-Kana">コジマ, アキラ</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName>藤野, 清次</jpcoar:creatorName>
            <jpcoar:creatorName xml:lang="ja-Kana">フジノ, セイジ</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName xml:lang="en">MORIGAKI, Toshihiko</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName xml:lang="en">HIRONAKA, Tetsuo</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName xml:lang="en">KOJIMA, Akira</jpcoar:creatorName>
          </jpcoar:creator>
          <jpcoar:creator>
            <jpcoar:creatorName xml:lang="en">FUJINO, Seiji</jpcoar:creatorName>
          </jpcoar:creator>
          <dc:rights>ここに掲載した著作物の利用に関する注意：本著作物の著作権は（社）情報処理学会に帰属します。本著作物は著作権者である情報処理学会の許可のもとに掲載するものです。ご利用に当たっては「著作権法」ならびに「情報処理学会倫理綱領」に従うことをお願いいたします。</dc:rights>
          <dc:rights>The copyright of this material is retained by the Information Processing Society of Japan (IPSJ). This material is published on this web site with the agreement of the author (s) and the IPSJ. Please be complied with Copyright Law of Japan and the Code of Ethics of the IPSJ if any users wish to reproduce, make derivative work, distribute or make available to the public any part or whole thereof. All Rights Reserved, Copyright (C) Information Processing Society of Japan.</dc:rights>
          <dc:rights>本文データは学協会の許諾に基づきCiNiiから複製したものである。</dc:rights>
          <datacite:description descriptionType="Other">application/pdf</datacite:description>
          <datacite:description descriptionType="Abstract">近年, プロセッサとDRAMを1つのLSI上に混載することでメモリバンド幅を広げる研究が行われている. しかし, この方法ではベクトル処理的な用途以外では得られるメモリバンド幅を有効に活用できず, On Chip Multiprocessorなどの共有メモリとして利用しにくい. そこで我々はこの問題を解決するメモリ・アーキテクチャとして, FDUMAマルチポートメモリシステムを提案している. 本稿では, 現在開発中であるFDUMAメモリシステムの試作機で用いるバス・アービトレーションについて述べ, その後ソフトウェア・シミュレータによるFDUMAメモリシステムの特性評価を行う.</datacite:description>
          <datacite:description descriptionType="Abstract">Many research are done on deriving high memory bandwidth by merging the DRAM and logic on one chip. This merged DRAM/logic chip is effective for vector-style processing. Although it is not suitable for shared memory archtecture like the On Chip Multiprocessor. We proposes an memory archtecture, FDUMA Multiport Memory System, to solve the problem. This paper describes the method of bus arbitrations, that we use to impliment the prototype FDUMA Memory System. The results of performance evaluation done by software simulation are also presented.</datacite:description>
          <dc:publisher>情報処理学会</dc:publisher>
          <datacite:date>1997-08-20</datacite:date>
          <dc:language>jpn</dc:language>
          <dc:type rdf:resource="http://purl.org/coar/resource_type/c_18gh">technical report</dc:type>
          <oaire:version rdf:resource="http://purl.org/coar/version/c_970fb48d4fbd8a85">VoR</oaire:version>
          <jpcoar:identifier identifierType="URI">https://hiroshima-cu.repo.nii.ac.jp/records/1758</jpcoar:identifier>
          <jpcoar:relation relationType="isIdenticalTo">
            <jpcoar:relatedIdentifier identifierType="NAID">110002774714</jpcoar:relatedIdentifier>
          </jpcoar:relation>
          <jpcoar:relation>
            <jpcoar:relatedIdentifier identifierType="URI">http://www.ipsj.or.jp/</jpcoar:relatedIdentifier>
            <jpcoar:relatedTitle>情報処理学会</jpcoar:relatedTitle>
          </jpcoar:relation>
          <jpcoar:sourceIdentifier identifierType="NCID">AN10096105</jpcoar:sourceIdentifier>
          <jpcoar:sourceIdentifier identifierType="ISSN">0919-6072</jpcoar:sourceIdentifier>
          <jpcoar:sourceTitle>情報処理学会研究報告. 計算機アーキテクチャ研究会報告</jpcoar:sourceTitle>
          <jpcoar:volume>97</jpcoar:volume>
          <jpcoar:issue>76</jpcoar:issue>
          <jpcoar:pageStart>91</jpcoar:pageStart>
          <jpcoar:pageEnd>96</jpcoar:pageEnd>
          <jpcoar:file>
            <jpcoar:URI label="110002774714.pdf">https://hiroshima-cu.repo.nii.ac.jp/record/1758/files/110002774714.pdf</jpcoar:URI>
            <jpcoar:mimeType>application/pdf</jpcoar:mimeType>
            <jpcoar:extent>562.6 kB</jpcoar:extent>
            <datacite:date dateType="Available">2023-05-26</datacite:date>
          </jpcoar:file>
        </jpcoar:jpcoar>
      </metadata>
    </record>
  </GetRecord>
</OAI-PMH>
